Visible to Intel only — GUID: zrj1648454437805
Ixiasoft
Visible to Intel only — GUID: zrj1648454437805
Ixiasoft
7.2. HDMI Sink Parameters
Parameter | Value | Description |
---|---|---|
Device family |
|
Targeted device family. This parameter inherits the value from the project device. |
Direction | Transmitter Receiver |
Selects HDMI receiver. |
Pixels per clock 9 | 2 or 8 pixels per clock | Determines how many pixels are processed per clock.
|
Transceiver width9 | 20 or 40 bits | Determines the required transceiver width. The transceiver width depends on the number of TMDS symbols processed in parallel (symbols per clock).
|
Enable active video protocol | AXIS-VVP Full, None | Determines the input video data format. When set to AXIS-VVP full, the video input follows the AXI streaming VVP full specification (**link to vvp spec**). When set to None, the video input is in clocked video format. |
HDMI 2.1 variant | FRL and TMDS, TMDS only | Determines the selection of HDMI variant:
|
Support auxiliary | On, Off | Determines if auxiliary channel encoding is included. This parameter is turned on by default. This parameter is always turned on when Support FRL is enabled. |
Support deep color | On, Off | Determines if the core can encode deep color formats. This parameter is turned on by default. |
Support audio | On, Off | Determines if the core can encode audio data. To enable this parameter, you must also enable the Support auxiliary parameter. This parameter is turned on by default. |
Support FRL9 | On, Off | Turn on to enable the FRL path. When enabled, the clock domains for the auxiliary and audio ports, and the internal modules are different. Refer to the block diagram for more details. |
Support HDCP 1.4 | On, Off | Turn on to enable HDCP 1.4 RX support. This parameter can only be used with Intel® Arria® 10 and Intel® Stratix® 10 devices. 10 |
Support HDCP 2.3 | On, Off | Turn on to enable HDCP 2.3 RX support. This parameter can only be used with Intel® Arria® 10 and Intel® Stratix® 10 devices.10 |
Support HDCP Key Management | On, Off | Turn on to enable HDCP key management support. You can only turn this parameter on if the Support HDCP 1.4 or Support HDCP 2.3 parameters are turned on.10
Note: The HDCP key management support from version 21.3 onwards is not compatible with the KEYENC version 21.2 and earlier. You need to re-encrypt the HDCP production keys using the KEYENC version 21.3 onwards. Refer to HDMI Intel Arria 10 FPGA IP Design Example User Guide and HDMI Intel Stratix 10 FPGA IP Design Example User Guide for more details.
|
Manufacturer OUI | — | The Manufacturer Organizationally Unique Identifier (OUI) assigned to the manufactured device to be written into the SCDC registers of address 0xD0, 0xD1, and 0xD2. Key in 3 byte hexadecimal data. |
Device ID String | — | The Device Identification (ID) string to be written into the SCDC registers from addresses 0xD3 to 0xDa. Use this parameter to identify the sink device. You can key in up to eight ASCII characters. If you use less than eight characters, the unused bytes are set to 0x00. |
Hardware Revision | — | Indicates the major and minor revisions of the hardware. Key in one byte of integer data.
The hardware major revision increments on a major silicon or board revision. The hardware minor revision increments on a minor silicon revision or minor board revision and resets to 0 when the major revision increments. |
Include I2C slave | On, Off | Turn on to include a pair of I2C targets for EDID and SCDC registers. path. |
Include EDID RAM | On, Off | Turn on to include RAM to store EDID information for RX. 11 |
EDID RAM size 12 | In multiple of 2N | Specifies the memory size in number of N-bit words. The value must be in multiple of 2N. For example, the default memory size is 256 words which is 28 with N = 8. The N also determines the width of the address bus of the RAM’s Avalon® memory-mapped interface. |
RAM file path12 | – | Initial content of the memory. The file must be in .hex or .mif file type. |
HPD signal polarity | 0, 1 | Specifies the polarity of Hot Plug Detect (HPD) signal from the connector.
Note: For Bitec daughter card, always set the polarity to 0.
|
Include I2C Master/Slave | On, Off | Turn on to include I2C targets in the HDMI sink for DDC channel communication. This provides I2C access for the HDMI source to EDID RAM, and SCDC registers. |
Include I2C IO Pads | On, Off | Turn on to instantiate I2C I/O pads in the RX IP core component. 13 |
When Enable Active Video Protocol is set to AXIS-VVP Full, Advanced Configuration tab appears in the HDMI sink GUI. Advanced Configuration tab contains the parameter below.
Parameter | Value | Description |
---|---|---|
Video in and out use the same clock | On, Off |
|
Enable user-defined packet support | On, Off |
|
Enable AXIS auxiliary packet interface | On, Off |
|