Visible to Intel only — GUID: adw1561642027175
Ixiasoft
1. Overview of the Multi-Rail Power Sequencer and Monitor Reference Design
2. Architecture and Operation of the Multi-Rail Power Sequencer and Monitor Reference Design
3. Implementation and Simulation of the Multi-Rail Power Sequencer and Monitor Reference Design
4. Functionality Level and Resource Utilization Estimates
5. PCB Implementation for the Multi-Rail Power Sequencer and Monitor Reference Design
6. Document Revision History for the AN 896: Multi-Rail Power Sequencer and Monitor Reference Design
2.3.1. Reset Sequencer (Reset_Sequencer)
2.3.2. Modular ADC Core Intel® FPGA IP (ADC_Core)
2.3.3. Sequencer ADC Decoder (ADC_Decoder)
2.3.4. Sequencer Voltage Monitor (Sequencer_VMonitor)
2.3.5. PMBus* Slave to Avalon®-MM Master Bridge (PMBus_Slave)
2.3.6. Power Sequencer (Sequencer_Core)
2.3.7. Other Design Components
Visible to Intel only — GUID: adw1561642027175
Ixiasoft
3. Implementation and Simulation of the Multi-Rail Power Sequencer and Monitor Reference Design
The Multi-Rail Power Sequencer and Monitor archive file (Power_Sequencer.zip) contains a design example project, reference design components, and a simulation testbench system.
The design example is a full-featured configuration:
- Configured to control six ADC-monitored voltage rails
- Includes PMBus* support
- Includes an additional seven unused power good inputs, one for each VOUT rail and VIN
- Uses the ADC voltage monitors to control the sequencer
- Customizable to fit your system design requirements