Visible to Intel only — GUID: tej1561109406725
Ixiasoft
1. Overview of the Multi-Rail Power Sequencer and Monitor Reference Design
2. Architecture and Operation of the Multi-Rail Power Sequencer and Monitor Reference Design
3. Implementation and Simulation of the Multi-Rail Power Sequencer and Monitor Reference Design
4. Functionality Level and Resource Utilization Estimates
5. PCB Implementation for the Multi-Rail Power Sequencer and Monitor Reference Design
6. Document Revision History for the AN 896: Multi-Rail Power Sequencer and Monitor Reference Design
2.3.1. Reset Sequencer (Reset_Sequencer)
2.3.2. Modular ADC Core Intel® FPGA IP (ADC_Core)
2.3.3. Sequencer ADC Decoder (ADC_Decoder)
2.3.4. Sequencer Voltage Monitor (Sequencer_VMonitor)
2.3.5. PMBus* Slave to Avalon®-MM Master Bridge (PMBus_Slave)
2.3.6. Power Sequencer (Sequencer_Core)
2.3.7. Other Design Components
Visible to Intel only — GUID: tej1561109406725
Ixiasoft
2.3. Design Components and Parameter Options
The reference design consists of several components. Many of the components provide customizable parameter settings.
Figure 4. Full-featured Multi-Rail Power Sequencer and Monitor Implementation in the Platform Designer