Visible to Intel only — GUID: iss1591934933129
Ixiasoft
Visible to Intel only — GUID: iss1591934933129
Ixiasoft
3.6. Guidelines: Placement Restrictions for 1.0 V I/O Pin
I/O Standard of Surrounding Pins | Locations Relative to 1.0 V Pin | Total Lm of Surrounding Pins |
---|---|---|
1.0 V | Within the same bank | The total Lm of the surrounding pins in the bank must not exceed 7.41 nH. |
In an adjacent bank | The total Lm of the surrounding pins in the adjacent bank must not exceed 7.41 nH. | |
Within the same bank and in an adjacent bank | The sum of the total Lm of the surrounding pins in both banks must not exceed 7.41 nH. | |
Other than 1.0 V | In an adjacent bank | The total Lm of the surrounding pins in the adjacent bank must not exceed 1 nH. |
Example scenarios where the 1.0 V pin is in bank 3 and surrounding pins are in banks 3 and 4:
- Bank 3 and 4 are both 1.0 V—total Lm of all surrounding pins in both banks must not exceed 7.41 nH.
- Bank 3 is 1.0 V but bank 4 is 2.5 V—total Lm of surrounding pins in bank 3 must not exceed 7.41 nH and total Lm in bank 4 must not exceed 1 nH.
I/O Standard of Surrounding Pins | Locations Relative to 1.0 V Pin | Total Lm of Surrounding Pins |
---|---|---|
1.0 V | Within the same bank | To estimate the simultaneous switching output (SSO) noise margin and plan the total 1.0 V utilization in the bank, use the GPIO SSO Estimator Tool for MAX® 10 FPGA Package B610. |
In an adjacent bank | Depending on the board thickness, the total Lm of the surrounding pins in the adjacent bank must not exceed:
|
|
Within the same bank and in an adjacent bank | Depending on the board thickness, the sum of the total Lm of the surrounding pins in both banks must not exceed:
|
|
Other than 1.0 V | In an adjacent bank | Depending on the board thickness, the total Lm of the surrounding pins in the adjacent bank must not exceed:
|