Visible to Intel only — GUID: jel1678264570867
Ixiasoft
1. About the PHY Lite for Parallel Interfaces IP
2. PHY Lite for Parallel Interfaces Intel Agilex 7 FPGA IP for M-Series
3. PHY Lite for Parallel Interfaces Intel Agilex 7 FPGA IP for F-Series and I-Series
4. PHY Lite for Parallel Interfaces Intel Stratix 10 FPGA IP
5. PHY Lite for Parallel Interfaces Intel Arria 10 and Intel Cyclone 10 GX FPGA IPs
6. PHY Lite for Parallel Interfaces Intel® FPGA IP User Guide Document Archives
7. Document Revision History for the PHY Lite for Parallel Interfaces IP User Guide
3.2.1. Intel® Agilex™ 7 for F-Series and I-Series I/O Sub-bank Interconnects
3.2.2. Intel® Agilex™ 7 for F-Series and I-Series Input DQS/Strobe Tree
3.2.3. PHY Lite for Parallel Interfaces Intel® Agilex™ 7 for F-Series and I-Series FPGA IP Top Level Interfaces
3.2.4. Dynamic Reconfiguration
3.2.5. I/O Timing
4.5.6.4.1. Timing Closure: Dynamic Reconfiguration
4.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
4.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
4.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
4.5.6.4.5. I/O Timing Violation
4.5.6.4.6. Internal FPGA Path Timing Violation
5.5.6.4.1. Timing Closure: Dynamic Reconfiguration
5.5.6.4.2. Timing Closure: Input Strobe Setup and Hold Delay Constraints
5.5.6.4.3. Timing Closure: Output Strobe Setup and Hold Delay Constraints
5.5.6.4.4. Timing Closure: Non Edge-Aligned Input Data
5.5.6.4.5. I/O Timing Violation
5.5.6.4.6. Internal FPGA Path Timing Violation
Visible to Intel only — GUID: jel1678264570867
Ixiasoft
2.2.2.1. Calibration IP
Calibration IP provides access to the IOPLL and PHY registers through the AXI4-Lite IP Interface. Calibration IP can be connected to up to two periphery interfaces and three PLLs.
Signal Name | Direction | Width | Description |
---|---|---|---|
fbr_axil_clk | Input | 1 | Clock |
fbr_axil_rst_n | Input | 1 | Reset |
fbr_axil_awaddr | Input | 27 | Write address |
fbr_axil_awvalid | Input | 1 | Write address valid |
fbr_axil_awready | Output | 1 | Write address ready |
fbr_axil_wdata | Input | 32 | Write data |
fbr_axil_wstrb | Input | 4 | Write strobes |
fbr_axil_wvalid | Input | 1 | Write valid |
fbr_axil_wready | Output | 1 | Write ready |
fbr_axil_bresp | Output | 2 | Write response |
fbr_axil_bvalid | Output | 1 | Write response valid |
fbr_axil_bready | Input | 1 | Response ready |
fbr_axil_araddr | Input | 27 | Read address |
fbr_axil_arvalid | Input | 1 | Read address valid |
fbr_axil_arready | Output | 1 | Read address ready |
fbr_axil_rdata | Output | 32 | Read data |
fbr_axil_rresp | Output | 2 | Read response |
fbr_axil_rvalid | Output | 1 | Read valid |
fbr_axil_rready | Input | 1 | Read Ready |
fbr_axil_awprot | Input | 3 | Write protection type |
fbr_axil_arprot | Input | 3 | Read protection type |