Visible to Intel only — GUID: sam1403480431134
Ixiasoft
Key Advantages of Cyclone® V Devices
Summary of Cyclone® V Features
Cyclone® V Device Variants and Packages
I/O Vertical Migration for Cyclone® V Devices
Adaptive Logic Module
Variable-Precision DSP Block
Embedded Memory Blocks
Clock Networks and PLL Clock Sources
FPGA General Purpose I/O
PCIe* Gen1 and Gen2 Hard IP
External Memory Interface
Low-Power Serial Transceivers
SoC with HPS
Dynamic Reconfiguration
Enhanced Configuration and Configuration via Protocol
Power Management
Document Revision History for Cyclone® V Device Overview
Visible to Intel only — GUID: sam1403480431134
Ixiasoft
Adaptive Logic Module
Cyclone® V devices use a 28 nm ALM as the basic building block of the logic fabric.
The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations.
Figure 8. ALM for Cyclone® V Devices
You can configure up to 25% of the ALMs in the Cyclone® V devices as distributed memory using MLABs.
Related Information