Visible to Intel only — GUID: nik1409855335595
Ixiasoft
Visible to Intel only — GUID: nik1409855335595
Ixiasoft
2.3.3.1. Quartus II Software-Selected Receiver Datapath Interface Clock
The following figure shows the receiver datapath interface of two transceiver non-bonded channels clocked by their respective receiver PCS clocks, which are forwarded to the FPGA fabric.
The following figure shows the receiver datapath interface of three bonded channels clocked by the tx_clkout[0] clock. The tx_clkout[0] clock is derived from the central clock divider of channel 1 or 4 of the two transceiver banks.