Visible to Intel only — GUID: pde1441144104711
Ixiasoft
A.1. CFI Flash Memory Map
A.2. Preparing Design Files for Flash Programming
A.3. Creating Flash Files Using the Nios II EDS
A.4. Programming Flash Memory Using the Board Update Portal
A.5. Programming Flash Memory Using the Nios II EDS
A.6. Restoring the Flash Device to the Factory Settings
A.7. Restoring the MAX V CPLD to the Factory Settings
Visible to Intel only — GUID: pde1441144104711
Ixiasoft
5.4. Configuration Elements
This section describes the FPGA, flash memory, and MAX® V CPLD System Controller device programming methods supported by the Intel® Arria® 10 GX transceiver signal integrity development board.
The Intel® Arria® 10 GX transceiver signal integrity development board supports three configuration methods:
- Embedded USB-Blaster is the default method for configuring the FPGA at any time using the Intel® Quartus® Prime Programmer in JTAG mode with the supplied USB cable.
- MAX® V configures the FPGA device via FPP mode using stored images from CFI flash devices either at power-up or pressing the MAX_RESETn/PGM_CONFIG push button.
- JTAG external header for initial debugging.