Visible to Intel only — GUID: sam1403482229665
Ixiasoft
3.1. Guideline: VREF Sources and VREF Pins
3.2. Guideline: Observe Device Absolute Maximum Rating for 3.0 V Interfacing
3.3. Guideline: Voltage-Referenced and Non-Voltage Referenced I/O Standards
3.4. Guideline: Do Not Drive I/O Pins During Power Sequencing
3.5. Guideline: Stratix® 10 I/O Buffer During Power Up, Configuration, and Power Down
3.6. Guideline: Maximum DC Current Restrictions
3.7. Guideline: Use Only One Voltage for All 3 V I/O Banks
3.8. Guideline: I/O Standards Limitation for Stratix® 10 TX 400
3.9. Guideline: I/O Standards Limitation for Stratix® 10 GX 400 and SX 400
Visible to Intel only — GUID: sam1403482229665
Ixiasoft
2.5.1. Single-Ended I/O Termination
Voltage-referenced I/O standards require an input VREF and a termination voltage (VTT). The reference voltage of the receiving device tracks the termination voltage of the transmitting device.
The supported I/O standards such as SSTL-12, SSTL-125, SSTL-135, and SSTL-15 typically do not require external board termination.
Altera recommends that you use OCT with these I/O standards to save board space and cost. OCT reduces the number of external termination resistors used.
Note: You cannot use RS and RT OCT simultaneously. For more information, refer to the related information.
Figure 15. SSTL I/O Standard TerminationThis figure shows the details of SSTL I/O termination on Stratix® 10 devices.
Figure 16. HSTL I/O Standard TerminationThis figure shows the details of HSTL I/O termination on the Stratix® 10 devices.
Figure 17. POD I/O Standard TerminationThis figure shows the details of POD I/O termination on the Stratix® 10 devices.
Related Information