R-Tile Avalon® Streaming Intel® FPGA IP for PCI Express* User Guide

ID 683501
Date 10/07/2024
Public
Document Table of Contents

5.2.1. Avalon Parameters

Table 90.   Avalon® Parameters
Parameter Value Default Value Description
Enable Power Management Interface True/False False

When enabled, the Power Management Interface and Hard IP Status Interface are exported. For more details, refer to section Power Management Interface.

Enable Legacy Interrupt True/False False

Enable the support for legacy interrupts. For more details, refer to section Legacy Interrupts.

Enable Completion Timeout Interface True/False False Enable the Completion Timeout Interface. For more details, refer to section Completion Timeout Interface.
Enable PRS Event True/False False Enable the Page Request Service (PRS) Event Interface. For more details, refer to section Page Request Services (PRS) Interface (Endpoint Only).
Note: This parameter is only available in EP mode.
Enable Error Interface True/False False

Enable the Error Interface. For more details, refer to section Error Interface.

PCIe Header Format True/False True When this parameter is enabled, the header format is the P-tile header format, else it is the Arria 10 header format.
Enable Configuration Intercept Interface True/False False Enable the Configuration Intercept Interface. For more details, refer to section Configuration Intercept Interface.
Note: This parameter is only available in EP mode.
Power Management State True/False False When this parameter is enabled and there is a transition to D3cold, the link will transition to L3. When this parameter is disabled and there is transition to D3cold, the link will transition to L2.
Enable Hard IP Reconfiguration Interface True/False False When selected, this parameter creates an Avalon® -MM interface that the Application logic can use to access the internal registers of the Hard IP.
Enable Parity Ports on Avalon® -ST Interface True/False False

When this parameter is enabled, the parity ports appear on the block symbol. These parity ports include: pX_rx_stN_data_par_o, pX_rx_stN_hdr_par_o, pX_rx_stN_prefix_par_o, pX_tx_stN_data_par_i, pX_tx_stN_hdr_par_i, and pX_tx_stN_prefix_par_i ports.

When this parameter is enabled, the application layer must provide valid parity in the Avalon® -ST TX direction.