Visible to Intel only — GUID: kly1425542393427
Ixiasoft
1.2.1. Understanding the Different PTP Clocks
1.2.2. Precision Time Protocol (PTP) Synchronization Process
1.2.3. Functional Flow For A 1588 Ordinary Clock Master/Slave Mode System
1.2.4. Functional Flow For A 1588 Transparent Clock Master/Slave Mode System
1.2.5. Functional Flow for A 1588 Boundary Clock Mode System
1.2.6. Timestamp Packet Functional Flow in Linux Driver
Visible to Intel only — GUID: kly1425542393427
Ixiasoft
1.3.1. System Requirements
This section describes the hardware and software requirements in order to use the reference design.
The following are the hardware and software requirements to run this reference design:
Hardware requirements:
- 2 units of Arria V SoC board (Arria V ST SoC-5ASTFD5K3F40I3NES (SoC))
- 6 units of SMA cables
- 2 units of micro SD card
- SD card reader
- USB II Blaster
- 2 units of UART serial cable
Software requirements:
- Altera Complete Design Suite (ACDS) version 14.1
- Arria V SoC Development Kit Installation. This installation kit only compatible with Altera Complete Design Suite (ACDS) version 13.1.
- Altera 1588 system solution reference design image file that includes:
- soc_system.rbf - FPGA raw binary file
- u-boot.img - u-boot image
- u-boot.src - u-boot script
- socfpga.dtb - device tree block
- Ext-3 - Root File System
- Preloader