Visible to Intel only — GUID: axf1637719416058
Ixiasoft
2.1. Programmed Input/Output Design Example
2.2. Programmed Input/Output Design Example Functional Description
2.3. Programmed Input/Output Design Example Simulation Testbench
2.4. Single Root I/O Virtualization (SR-IOV) Design Example
2.5. Single Root I/O Virtualization (SR-IOV) Design Example Functional Description
2.6. Single Root I/O Virtualization (SR-IOV) Design Example Simulation Testbench
Visible to Intel only — GUID: axf1637719416058
Ixiasoft
2.5.2. SR-IOV Applications (APPS)
The SR-IOV APPS interfacing with the DUT through the AVST interface. The APPS initiates a series of RAMs to store the incoming data from the DUT. The number of RAM is determined by PF and VF from user. During operation modes, the APPS decodes the TLP headers/data into MWr or MRd instruction. If the instructions is valid, MWr or MRd is performed to the PF and VF Segram according to the PF and VF information from the AVST interface with DUT.