Visible to Intel only — GUID: lue1637719545404
Ixiasoft
2.1. Programmed Input/Output Design Example
2.2. Programmed Input/Output Design Example Functional Description
2.3. Programmed Input/Output Design Example Simulation Testbench
2.4. Single Root I/O Virtualization (SR-IOV) Design Example
2.5. Single Root I/O Virtualization (SR-IOV) Design Example Functional Description
2.6. Single Root I/O Virtualization (SR-IOV) Design Example Simulation Testbench
Visible to Intel only — GUID: lue1637719545404
Ixiasoft
2.5.2.1. Access Parser
Access Parser is a submodule to decode and validate the incoming instruction whether it is valid and good to proceed to the next phase of processing. It ensures the target address and data is double word aligned. If the received MWr instruction is not fulfilling the requirement, it is silently dropped. While for MRd instruction which does not fulfill the requirement, it completely aborts.