Visible to Intel only — GUID: wmd1616029793814
Ixiasoft
2.1. Programmed Input/Output Design Example
2.2. Programmed Input/Output Design Example Functional Description
2.3. Programmed Input/Output Design Example Simulation Testbench
2.4. Single Root I/O Virtualization (SR-IOV) Design Example
2.5. Single Root I/O Virtualization (SR-IOV) Design Example Functional Description
2.6. Single Root I/O Virtualization (SR-IOV) Design Example Simulation Testbench
Visible to Intel only — GUID: wmd1616029793814
Ixiasoft
3.4. Compiling the Design Example
- Navigate to <project_dir>/pcie_avst_f_0_example_design/ and open pcie_ed.qpf.
- On the Processing menu, select Start Compilation.
- Open the example design project.
- Compile the example design project examine the design compilation result like resource utilization and timing result.
- Close your example design project.
Note: You cannot change the PCIe pin allocations in the Intel® Quartus® Prime project. However, to ease PCB routing, you can take advantage of the lane reversal and polarity inversion features supported by this IP.