Visible to Intel only — GUID: bhc1411112917540
Ixiasoft
1. Serial Lite III Streaming Intel® FPGA IP Quick Reference
2. About the Serial Lite III Streaming Intel® FPGA IP
3. Getting Started
4. Serial Lite III Streaming IP Core Design Examples
5. Serial Lite III Streaming Intel® FPGA IP Functional Description
6. Serial Lite III Streaming Intel® FPGA IP Clocking Guidelines
7. Serial Lite III Streaming Intel® FPGA IP Configuration and Status Registers
8. Serial Lite III Streaming Intel® FPGA IP Debugging Guidelines
9. Serial Lite III Streaming Intel® FPGA IP User Guide Archives
10. Document Revision History for the Serial Lite III Streaming Intel® FPGA IP User Guide
3.1. Installing and Licensing Intel® FPGA IP Cores
3.2. Intel® FPGA IP Evaluation Mode
3.3. Specifying IP Core Parameters and Options
3.4. Serial Lite III Streaming Intel® FPGA IP Parameters
3.5. Transceiver Reconfiguration Controller for Stratix® V and Arria® V GZ Designs
3.6. IP Generation Output ( Quartus® Prime Pro Edition)
3.7. IP Core Generation Output ( Quartus® Prime Standard Edition)
3.8. Simulating
5.1. IP Architecture
5.2. Transmission Overheads and Lane Rate Calculations
5.3. Reset
5.4. Link-Up Sequence
5.5. Error Detection, Reporting, and Recovering Mechanism
5.6. CRC-32 Error Injection
5.7. FIFO ECC Protection
5.8. User Data Interface Waveforms
5.9. Signals
5.10. Accessing Configuration and Status Registers
5.1.1. Serial Lite III Streaming Source Core
5.1.2. Serial Lite III Streaming Sink Core
5.1.3. Serial Lite III Streaming IP Core Duplex Core
5.1.4. Interlaken PHY IP Duplex Core or Native PHY IP Duplex Core - Interlaken Mode or PCS Gearbox Mode
5.1.5. Stratix® 10, Arria® 10, Cyclone® 10 GX, Stratix® V, and Arria® V GZ Variations
Visible to Intel only — GUID: bhc1411112917540
Ixiasoft
6.5. Core Latency
The table below lists the latency measurement for the Serial Lite III Streaming IP duplex core in standard and advanced clocking mode. An average value is taken from a set of samples during hardware testing. You may see different latency values in simulation.
For a loopback scenario, the core latency measurement is based on the round trip latency from the TX core input to RX core output.
Device | Clocking Mode | Parameters | Latency (ns) | |
---|---|---|---|---|
Number of Lanes | Per-Lane Data Rate (Mbps) | |||
Stratix® 10 E-tile Transceiver | Standard | 4 | 28,000 | 260.000 |
Advanced | 4 | 28,000 | 241.000 | |
Standard | 6 | 12,500 | 574.464 | |
Advanced | 6 | 12,500 | 533.573 | |
Stratix® 10 L-tile/H-tile Transceiver | Standard | 4 | 28,000 8 | 143.000 |
Advanced | 4 | 28,0008 | 117.000 | |
Standard | 6 | 12,500 | 304.128 | |
Advanced | 6 | 12,500 | 272.810 | |
Arria® 10 | Standard | 5 | 17,400 | 174.064 |
Advanced | 5 | 17,400 | 154.996 | |
Stratix® V, Arria® V GZ | Standard | 5 | 10,312.50 | 320.964 |
Advanced | 5 | 10,312.50 | 292.712 | |
Cyclone® 10 GX | Standard | 6 | 12500 9 | 247.808 |
Advanced | 6 | 12500 9 | 219.498 |
8 Available only for Stratix® 10 H-tile transceivers.
9 These latency figures are obtained via simulation (default ECC off) and not with actual hardware.