Serial Lite III Streaming Intel® FPGA IP User Guide

ID 683330
Date 5/23/2024
Public
Document Table of Contents

3.8.3. Simulating and Verifying the Design

By default, the parameter editor generates simulator-specific scripts containing commands to compile, elaborate, and simulate Intel FPGA IP models and simulation model library files. You can copy the commands into your simulation testbench script, or edit these files to add commands for compiling, elaborating, and simulating your design and testbench.

Table 19.   Intel FPGA IP Core Simulation Scripts

Simulator

File Directory

Device Family

Script

ModelSim*

QuestaSim*

<variation name>_ sim/mentor

Stratix V

Arria V GZ

msim_setup.tcl 3

<variation name> /sim/mentor Arria® 10

Stratix® 10

Intel Cyclone 10 GX

VCS*

<variation name>_ sim/synopsys/vcs

Stratix V

Arria V GZ

vcs_setup.sh

<variation name> /sim/synopsys/vcs Arria® 10

Stratix® 10

Intel Cyclone 10 GX

VCS* MX

<variation name>_ sim/synopsys/vcsmx

Stratix V

Arria V GZ

vcsmx_setup.sh

synopsys_sim.setup

<variation name> /sim/synopsys/vcsmx Arria® 10

Stratix® 10

Intel Cyclone 10 GX

Riviera-PRO*

<variation name>_ sim/aldec

Stratix V

Arria V GZ

rivierapro_set.tcl

<variation name> /sim/aldec Arria® 10

Stratix® 10

Intel Cyclone 10 GX

Note: This simulator is not supported for E-Tile transceiver.
Xcelium*

<variation name>_ sim/xcelium

Arria® 10

Stratix® 10

Intel Cyclone 10 GX

xcelium_setup.sh
3 If you did not set up the EDA tool option— which enables you to start third-party EDA simulators from the Quartus® Prime software—run this script in the ModelSim* or QuestaSim* simulator Tcl console (not in the Quartus® Prime software Tcl console) to avoid any errors.