Visible to Intel only — GUID: jlw1613752208463
Ixiasoft
4. Functional Description
The F-Tile CPRI PHY Intel® FPGA IP core consists of the following modules:
- F-Tile transceiver channels which consists of PMA and RS-FEC hard logic to support CPRI and Ethernet protocols. It also contains a hard PCS block that provides 64b/66b encoding scheme for 10.1376, 12.1651 and 24.33024 Gbps CPRI line rates. For more information, refer to the F-Tile Architecture PHY IP User Guide .
- Soft Reset Controller—A reset controller that manages reset signals according to the F-Tile CPRI PHY Intel® FPGA IP core requirements.
- Elastic FIFO (EFIFO)—A dual clock FIFO that match the rate differences between the F-tile hard logic and soft logic.
- Latency measurement—A module that generates sync pulse to measure the datapath delay of the F-Tile CPRI PHY Intel® FPGA IP Core.
- Low Speed PCS—A soft PCS block that provides 8b/10b encoding scheme for 4.9 CPRI line rate.
Figure 6. IP Block Diagram