F-Tile CPRI PHY Intel® FPGA IP Design Example User Guide

ID 683281
Date 9/30/2024
Public

1.2.1. Design Example Parameters

Describes the F-Tile CPRI PHY IP Design Example Example Design and Analog Parameters tabs

Example Design Tab

If you select Intel Agilex 7 FPGA I-Series Transceiver-SoC Development Kit for Target Development Kit, it only supports OSC_CLK_1_125MHZ for Device initialization clock. If you configure analog parameters other than the default and recommended values (Table 1), you see warnings to recommend you set to the default values.

Figure 3. Target Development Kit in the Example Design Tab
Figure 4. Warnings

Analog Parameters Tab

For all parameters in the Analog Parameters tab, refer to the Analog Parameters for F-Tile IPs.

When the CPRI rate is 6.1440G and below, the GUI has three extra analog parameters to configure:
  • RXEQ VGA Gain
  • RXEQ High Frequency Boost
  • RXEQ DFE Data Tap1
Figure 5. For CPRI Rates 9.8304G and Above
Figure 6. For CPRI Rates 6.1440G and Below
Table 1.  Default and Recommended Analog Parameter Values

The table shows default and recommended analog parameters values:

Parameter Value
FGT TXEQ Post Tap 1, 1.0 step size 0
FGT TXEQ Main Tap 1.0 step size 35
FGT TXEQ Pre Tap 1, 1.0 step size 5
FGT TXEQ Pre Tap 2, 1.0 step size 0
FGT RX Onchip Termination RX_ONCHIP_TERMINATION_R_2 (100 ohms)
Enable FGT RX AC Couple ENABLE
Enable FGT VSR mode
  • VSR_MODE_LOW_LOSS (for CPRI rate 24Gbps only)
  • VSR_MODE_DISABLE (shown error if it’s not selected for CPRI rate below 24Gbps)
RXEQ VGA Gain 0 (Required only when CPRI rate is 6.1440Gbps and below)
RXEQ High Frequency Boost 0 (Required only when CPRI rate is 6.1440Gbps and below)
RXEQ DFE Data Tap1 0 (Required only when CPRI rate is 6.1440Gbps and below)