Visible to Intel only — GUID: mwh1410384014469
Ixiasoft
1.1.1. Timing Path and Clock Analysis
1.1.2. Clock Setup Analysis
1.1.3. Clock Hold Analysis
1.1.4. Recovery and Removal Analysis
1.1.5. Multicycle Path Analysis
1.1.6. Metastability Analysis
1.1.7. Timing Pessimism
1.1.8. Clock-As-Data Analysis
1.1.9. Multicorner Timing Analysis
1.1.10. Time Borrowing
2.1. Timing Analysis Flow
2.2. Step 1: Specify Timing Analyzer Settings
2.3. Step 2: Specify Timing Constraints
2.4. Step 3: Run the Timing Analyzer
2.5. Step 4: Analyze Timing Reports
2.6. Applying Timing Constraints
2.7. Timing Analyzer Tcl Commands
2.8. Timing Analysis of Imported Compilation Results
2.9. Using the Intel® Quartus® Prime Timing Analyzer Document Revision History
2.10. Intel® Quartus® Prime Pro Edition User Guide: Timing Analyzer Archive
2.5.1.1. Report Fmax Summary
2.5.1.2. Report Timing
2.5.1.3. Report Data Delay
2.5.1.4. Report Clocks and Clock Networks
2.5.1.5. Report Clock Transfers
2.5.1.6. Report Logic Depth
2.5.1.7. Report Neighbor Paths
2.5.1.8. Report Register Spread
2.5.1.9. Report Route Net of Interest
2.5.1.10. Report Retiming Restrictions
2.5.1.11. Report Reset Statistics
2.5.1.12. Report Pipelining Information
2.5.1.13. Report Asynchronous CDC
2.5.1.14. Report CDC Viewer
2.5.1.15. Report Time Borrowing Data
2.5.1.16. Report Exceptions and Exceptions Reachability
2.6.1. Recommended Initial SDC Constraints
2.6.2. SDC File Precedence
2.6.3. Modifying Iterative Constraints
2.6.4. Using Entity-bound SDC Files
2.6.5. Creating Clocks and Clock Constraints
2.6.6. Creating I/O Constraints
2.6.7. Creating Delay and Skew Constraints
2.6.8. Creating Timing Exceptions
2.6.9. Using Fitter Overconstraints
2.6.10. Example Circuit and SDC File
2.6.8.5.1. Default Multicycle Analysis
2.6.8.5.2. End Multicycle Setup = 2 and End Multicycle Hold = 0
2.6.8.5.3. End Multicycle Setup = 2 and End Multicycle Hold = 1
2.6.8.5.4. Same Frequency Clocks with Destination Clock Offset
2.6.8.5.5. Destination Clock Frequency is a Multiple of the Source Clock Frequency
2.6.8.5.6. Destination Clock Frequency is a Multiple of the Source Clock Frequency with an Offset
2.6.8.5.7. Source Clock Frequency is a Multiple of the Destination Clock Frequency
2.6.8.5.8. Source Clock Frequency is a Multiple of the Destination Clock Frequency with an Offset
Visible to Intel only — GUID: mwh1410384014469
Ixiasoft
2.9. Using the Intel® Quartus® Prime Timing Analyzer Document Revision History
Document Version | Intel® Quartus® Prime Version | Changes |
---|---|---|
2021.09.27 | 21.3 |
|
2021.04.05 | 21.1 |
|
2021.02.22 | 20.3 | Added extra SDC_ENTITY_FILE info to "Using Entity-bound SDC Files" |
2020.09.28 | 20.3 |
|
2020.04.13 | 20.1 |
|
2019.07.15 | 19.2 |
|
2019.04.15 | 19.1 |
|
2018.11.07 | 18.1 |
|
2018.09.24 | 18.1 |
|
2018.05.07 | 18.0 |
|
2017.11.27 | 17.1.0 |
|
2017.11.06 | 17.1 |
|
2017.05.08 | 17.0 |
|
2016.10.31 | 16.1 |
|
2016.05.03 | 16.0 | Added new topic: SCDS (Clock and Exception) Assignments on Blackbox Ports |
2015.11.02 | 15.1.0 |
|
2015.05.04 | 15.0.0 | Added and updated contents in support of new timing algorithms for Arria 10:
|
2014.12.15 | 14.1 | Major reorganization. Revised and added content to the following topic areas:
|
August 2014 | 14.0a10.0 | Added command line compilation requirements for Arria 10 devices. |
June 2014 | 14.0 |
|
November 2013 | 13.1 |
|
June 2012 | 12.0 |
|
November 2011 | 11.1 |
|
May 2011 | 11.0 |
|
December 2010 | 10.1 |
|
July 2010 | 10.0 | Updated to link to content on SDC commands and the Timing Analyzer GUI in Intel® Quartus® Prime Help. |
November 2009 | 9.1 | Updated for the Intel® Quartus® Prime software version 9.1, including:
|
November 2008 | 8.1 | Updated for the Intel® Quartus® Prime software version 8.1, including:
|