Visible to Intel only — GUID: mwh1409958316550
Ixiasoft
1.1. Compilation Overview
1.2. Using the Node Finder
1.3. Design Analysis & Elaboration
1.4. Design Synthesis
1.5. Design Place and Route
1.6. Incremental Optimization Flow
1.7. Fast Forward Compilation Flow
1.8. Full Compilation Flow
1.9. HSSI Dual Simplex IP Generation Flow
1.10. Exporting Compilation Results
1.11. Integrating Other EDA Tools
1.12. Compiler Optimization Techniques
1.13. Compilation Monitoring Mode
1.14. Synthesis Language Support
1.15. Synthesis Settings Reference
1.16. Fitter Settings Reference
1.17. Design Compilation Revision History
1.4.3.1. Registering the SDC-on-RTL SDC File
1.4.3.2. Applying the SDC-on-RTL Constraints
1.4.3.3. Inspecting SDC-on-RTL Constraints
1.4.3.4. Creating Constraints in SDC-on-RTL SDC Files
1.4.3.5. Using Entity-Based SDC-on-RTL Constraints
1.4.3.6. Types of SDC Files Used in the Quartus® Prime Software
1.4.3.7. Example: Using SDC-on-RTL Features
1.10.1. Exporting a Version-Compatible Compilation Database
1.10.2. Importing a Version-Compatible Compilation Database
1.10.3. Creating a Design Partition
1.10.4. Exporting a Design Partition
1.10.5. Reusing a Design Partition
1.10.6. Viewing Quartus Database File Information
1.10.7. Clearing Compilation Results
1.12.1. Compiler Optimization Modes
1.12.2. Precompiled Component (PCC) Generation Stage
1.12.3. Compilation on a Compute Farm
1.12.4. Allow Register Retiming
1.12.5. Automatic Gated Clock Conversion
1.12.6. Enable Intermediate Fitter Snapshots
1.12.7. Fast Preserve Option
1.12.8. Fractal Synthesis Optimization
2.1. Factors Affecting Compilation Results
2.2. Strategies to Reduce the Overall Compilation Time
2.3. Reducing Synthesis Time and Synthesis Netlist Optimization Time
2.4. Reducing Placement Time
2.5. Reducing Routing Time
2.6. Reducing Static Timing Analysis Time
2.7. Setting Process Priority
2.8. Reducing Compilation Time Revision History
Visible to Intel only — GUID: mwh1409958316550
Ixiasoft
1.10.1. Exporting a Version-Compatible Compilation Database
You can export a project compilation database to a format that ensures version-compatibility with a later version of the Quartus® Prime software. The Quartus® Prime Pro Edition software version supports export of version-compatible databases for the following software versions and devices:
First Version with 'Export Design' Support | Stratix® 10 and Agilex™ Family Devices | Arria® 10 and Cyclone® 10 GX Devices |
---|---|---|
18.0 | No Support. | Supports all devices. |
18.1 |
|
Supports all devices. |
19.1 |
|
Supports all devices. |
19.3 |
|
Supports all devices. |
20.1 |
|
Supports all devices. |
20.3 |
|
Supports all devices. |
20.4 |
|
Supports all devices. |
21.1 | - | |
21.2 |
|
No support |
21.3 |
|
No support |
22.2 |
|
No support |
22.3 |
|
No support |
23.3 |
|
No support |
23.4 |
|
No support |
- In the Quartus® Prime software, open the project that you want to export.
- Generate synthesis or final compilation results by running one of the following commands:
- Click Processing > Start > Start Analysis & Synthesis to generate synthesized compilation results.
- Click Processing > Start Compilation to generate final compilation results.
- Click Project > Export Design. Select the synthesized or final Snapshot.
Figure 120. Export Design Dialog Box
- Specify a name for the Quartus Database File to contain the exported results, and click OK.
- To include the exported design's settings and constraint files, copy the .qsf and .sdc files to the import project directory.