Accelerator Functional Unit Developer Guide: Intel FPGA Programmable Acceleration Card N3000 Variants

ID 683190
Date 7/15/2022
Public
Document Table of Contents

3.2.4.5.2. DDR4C

The ccip_std_afu interfaces to DDR4C by an Avalon® memory-mapped interface interface as defined below:

ccip_std_afu Direction Width Signal Name Description

input

ddr4c_avmm_0_clk

266 MHz clock sourced from EMIF

input

 

ddr4c_avmm_0_reset_n

Active low reset to user logic. Reset for the user clock domain. Asynchronous assertion and synchronous de-assertion

input

 

ddr4c_avmm_0_waitrequest

Wait-request is asserted when controller Avalon® memory-mapped interface interface is busy

input

[127:0]

ddr4c_avmm_0_readdata

Read data from external memory

input

 

ddr4c_avmm_0_readdatavalid

Indicates readdata is valid when high

output

[6:0]

ddr4c_avmm_0_burstcount

Number of transfers in each read/write burst

output

[127:0]

ddr4c_avmm_0_writedata

AFU supplied data to written to external memory

output

[25:0]

ddr4c_avmm_0_address

Word address for Avalon® memory-mapped interface interface of memory controller

output

 

ddr4c_avmm_0_write

Write request from AFU

output

 

ddr4c_avmm_0_read

Read request from AFU

output

[15:0]

ddr4c_avmm_0_byteenable

Write byte enable from AFU