Visible to Intel only — GUID: ogp1602191003253
Ixiasoft
1.1.2.1. Specify Instance-Specific Constraints in Assignment Editor
1.1.2.2. Specify NoC Constraints in NoC Assignment Editor
1.1.2.3. Specify Dual Simplex Assignments in DS Assignment Editor
1.1.2.4. Specify I/O Constraints in Pin Planner
1.1.2.5. Plan Interface Constraints in Interface Planner and Tile Interface Planner
1.1.2.6. Adjust Constraints with the Chip Planner
1.1.2.7. Constraining Designs with the Design Partition Planner
3.2.1. Assigning to Exclusive Pin Groups
3.2.2. Assigning Slew Rate and Drive Strength
3.2.3. Assigning I/O Banks
3.2.4. Changing Pin Planner Highlight Colors
3.2.5. Showing I/O Lanes
3.2.6. Assigning Differential Pins
3.2.7. Entering Pin Assignments with Tcl Commands
3.2.8. Entering Pin Assignments in HDL Code
Visible to Intel only — GUID: ogp1602191003253
Ixiasoft
2.2.2. Tile Interface Planner Tool Flow
The Tile Interface Planner user interface guides you through each step in the tile interface planning process.
Figure 36. Tile Interface Planner Tool Flow
- Step 1: Instantiate IP and Run Design Analysis—Tile Interface Planner first requires a design with component IP, targeting the Agilex® 7 FPGA with F-tile. After initial design setup, you run Design Analysis to elaborate the component IP in the design.
- Step 2: Initialize Tile Interface Planner—launch Tile Interface Planner, component IP and existing assignment data loads, and the legality engine initializes.
- Step 3: Update Plan with Project Assignments—enable or disable any existing placement assignments and optionally load placement data from previous planning sessions for the current tile planning session.
- Step 4: Create a Tile Plan—use the Plan tab to locate the potential legal locations for each unplaced component IP, place the IP in the tile location, and verify that the placement is legal in real-time to ensure correlation in the final implementation.
- Step 5: Save Tile Plan Assignments—save the tile IP plan assignments to the project for design compilation.
- Step 6: Run Logic Generation and Design Synthesis—run the Compiler Logic Generation stage to implement your tile plan and continue synthesis and the remaining design compilation stages.