Visible to Intel only — GUID: fss1690231483163
Ixiasoft
1.1.2.1. Specify Instance-Specific Constraints in Assignment Editor
1.1.2.2. Specify NoC Constraints in NoC Assignment Editor
1.1.2.3. Specify Dual Simplex Assignments in DS Assignment Editor
1.1.2.4. Specify I/O Constraints in Pin Planner
1.1.2.5. Plan Interface Constraints in Interface Planner and Tile Interface Planner
1.1.2.6. Adjust Constraints with the Chip Planner
1.1.2.7. Constraining Designs with the Design Partition Planner
3.2.1. Assigning to Exclusive Pin Groups
3.2.2. Assigning Slew Rate and Drive Strength
3.2.3. Assigning I/O Banks
3.2.4. Changing Pin Planner Highlight Colors
3.2.5. Showing I/O Lanes
3.2.6. Assigning Differential Pins
3.2.7. Entering Pin Assignments with Tcl Commands
3.2.8. Entering Pin Assignments in HDL Code
Visible to Intel only — GUID: fss1690231483163
Ixiasoft
3.2.5. Showing I/O Lanes
You can use the Report window I/O 12 Lanes command to generate a report that displays all I/O lanes in an I/O bank.
You can highlight the various I/O lanes and change color coding for easy visualization and assignment.
Note: Alternatively, you can generate this report by clicking View > Show > Show I/O 12 Lanes in Pin Planner.
Figure 67. Showing I/O Lanes in Pin Planner