Visible to Intel only — GUID: rjj1578302065280
Ixiasoft
1. DisplayPort Intel® FPGA IP Design Example Quick Start Guide
2. Parallel Loopback Design Examples
3. HDCP Over DisplayPort Design Example for Intel® Arria® 10 Devices
4. DisplayPort Intel® Arria® 10 FPGA IP Design Example User Guide Archives
5. Revision History for DisplayPort Intel® Arria® 10 FPGA IP Design Example User Guide
2.1. Intel® Arria® 10 DisplayPort SST Parallel Loopback Design Features
2.2. Intel® Arria® 10 DisplayPort MST Parallel Loopback Design Features
2.3. Enabling Adaptive Sync Support
2.4. Creating RX-Only or TX-Only Designs
2.5. Design Components
2.6. Clocking Scheme
2.7. Interface Signals and Parameters
2.8. Hardware Setup
2.9. Simulation Testbench
2.10. DisplayPort Transceiver Reconfiguration Flow
2.11. Transceiver Lane Configurations
Visible to Intel only — GUID: rjj1578302065280
Ixiasoft
3.4.2. Generate the Design
Use the DisplayPort Intel® FPGA IP parameter editor in the Intel® Quartus® Prime Pro Edition software to generate the design example.
Before you begin, ensure to install the HDCP feature in the Intel® Quartus® Prime Pro Edition software.
Note: The HDCP feature is not included in the Intel® Quartus® Prime Pro Edition software. To access the HDCP feature, contact Intel at https://www.intel.com/content/www/us/en/broadcast/products/programmable/applications/connectivity-solutions.html.
- Click Tools > IP Catalog, and select Intel® Arria® 10 as the target device family.
Note: The HDCP design example supports only Intel® Arria® 10 and Intel® Stratix® 10 devices.
- In the IP Catalog, locate and double-click DisplayPort Intel® FPGA IP . The New IP variation window appears.
- Specify a top-level name for your custom IP variation. The parameter editor saves the IP variation settings in a file named <your_ip>.qsys.
- You may select a specific device in the Device field, or keep the default software device selection.
- Click OK. The parameter editor appears.
- Configure the desired parameters for both TX and RX
Note: To enable the HDCP feature on RX, turn on the Enable GPU Mode parameter.
- Turn on Support HDCP Key Management parameter if you want to store the HDCP production key in an encrypted format in the external flash memory or EEPROM. Otherwise, turn off this parameter to store the HDCP production key in plain format in the FPGA.
- On the Design Example tab, select DisplayPort SST Parallel Loopback With PCR.
- Select Synthesis to generate the hardware design example.
- For Target Development Kit, select Arria 10 GX FPGA Development Kit. If you select the development kit, then the target device (selected in step 4) changes to match the device on the development kit. For Arria 10 GX FPGA Development Kit, the default device is 10AX115S2F45I1SG.
- Click Generate Example Design to generate the project files and the software Executable and Linking Format (ELF) programming file.