Visible to Intel only — GUID: prz1699468573209
Ixiasoft
5.1. GTS CPRI PHY IP Clock Signals
5.2. GTS CPRI PHY IP Reset Signals
5.3. GTS CPRI PHY IP TX MII (64b/66b)
5.4. GTS CPRI PHY IP RX MII (64b/66b)
5.5. GTS CPRI PHY IP Status Interface for 64b/66b Line Rate
5.6. GTS CPRI PHY IP TX Interface (8b/10b)
5.7. GTS CPRI PHY IP RX Interface (8b/10b)
5.8. GTS CPRI PHY IP Status Interface for 8b/10b Line Rate
5.9. GTS CPRI PHY IP Serial Interface
5.10. GTS CPRI PHY Reconfiguration Interface
5.11. GTS CPRI PHY IP Datapath and PMA Avalon Memory-Mapped Interface
Visible to Intel only — GUID: prz1699468573209
Ixiasoft
1. About the GTS CPRI PHY FPGA IP
Updated for: |
---|
Intel® Quartus® Prime Design Suite 24.2 |
IP Version 4.0.0 |
The GTS CPRI PHY Intel® FPGA IP implements the physical layer (layer 1) specification in the Agilex™ 5 devices based on the Common Public Radio Interface (CPRI) v7.0 Specification (2015-10-09).