Visible to Intel only — GUID: poa1699468752543
Ixiasoft
5.1. GTS CPRI PHY IP Clock Signals
5.2. GTS CPRI PHY IP Reset Signals
5.3. GTS CPRI PHY IP TX MII (64b/66b)
5.4. GTS CPRI PHY IP RX MII (64b/66b)
5.5. GTS CPRI PHY IP Status Interface for 64b/66b Line Rate
5.6. GTS CPRI PHY IP TX Interface (8b/10b)
5.7. GTS CPRI PHY IP RX Interface (8b/10b)
5.8. GTS CPRI PHY IP Status Interface for 8b/10b Line Rate
5.9. GTS CPRI PHY IP Serial Interface
5.10. GTS CPRI PHY Reconfiguration Interface
5.11. GTS CPRI PHY IP Datapath and PMA Avalon Memory-Mapped Interface
Visible to Intel only — GUID: poa1699468752543
Ixiasoft
1.3. GTS CPRI PHY IP Device Speed Grade Support
The GTS CPRI PHY Intel® FPGA IP supports Agilex™ 5 devices with these speed grade properties:
- Transceiver speed grade: -1 or 0
- Core speed grade: -1 or -2 or -3 or -4