MIPI CSI-2 Intel® FPGA IP Design Example User Guide

ID 813931
Date 10/07/2024
Public

2.1. Agilex™ 5 MIPI CSI-2 RX+TX Design

MIPI CSI-2 RX+TX demonstrates the connection between one CSI-2 RX, one CSI-2 TX and one MIPI D-PHY IP in a Platform Designer subsystem. Fast simulation bypasses the D-PHY IP and performs loopback at the PPI between the CSI-2 TX and CSI-2 RX IPs directly.
Figure 4. MIPI CSI-2 RX+TX Design (Synthesis and Full Simulation) Block Diagram