MIPI CSI-2 Intel® FPGA IP Design Example User Guide

ID 813931
Date 10/07/2024
Public

2.4.3. MIPI CSI-2 IP Design Example Clocking Scheme

Table 8.  MIPI CSI-2 Intel® FPGA IP Design Example Clocking Scheme
Signal Description
tx_axi4s_clk_bridge_in_clk_clk MIPI CSI-2 AXI4-Stream video clock. This clock is for AXI4-Stream video processing input interface, video pipeline, and control and status registers in CSI-2 TX IP .
rx_axi4s_clk_bridge_in_clk_clk MIPI CSI-2 RX AXI4-Stream video clock. This clock is for AXI4- Stream video processing output interface, video pipeline and control and status registers in CSI-2 RX IP
mipi_dphy_ref_clk_0_clk MIPI D-PHY reference clock input for D-PHY PLL 0.
dphy_clock_bridge_in_clk_clk MIPI D-PHY AXI-Lite clock.
mipi_dphy_LINK0_link_core_clk_clk MIPI D-PHY RX core clock for Link 0.
mipi_dphy_LINK1_link_core_clk_clk MIPI DPHY TX core clock for Link 1.