MIPI CSI-2 Intel® FPGA IP Design Example User Guide

ID 813931
Date 10/07/2024
Public

2.5.5.1. Top Level Testbench

The top level testbench consists of the test generator and checker and the device under test (DUT). In fast simulations, the DUT contains a MIPI CSI-2 TX and RX. In full simulations, the DUT contains the full design example that the figure shows.
Figure 6. Top-Level Testbench

Device-under-Test (DUT) Wrapper

The DUT wrapper contains the devices to be tested and some basic interface logic to connect to the test generator in the top level testbench. The full simulation DUT contains the system in the Top Level Testbench figure with the MIPI TX signals connected to the MIPI RX interface.
Figure 7. Device Under Test (DUT) Wrapper (Fast Simulation)The figure shows the fast simulation DUT.