MIPI CSI-2 Intel® FPGA IP Design Example User Guide

ID 813931
Date 7/26/2024
Public

1.1.1. Design Example Parameters

Table 1.  MIPI CSI-2 Intel® FPGA IP Design Example Parameters for Agilex™ 5 Devices
Parameter Value Description
Available Design Example
Select Design
  • MIPI CSI-2 RX-only
  • MIPI CSI-2 RX+TX
Select the design example to be generated.
  • MIPI CSI-2 RX-only: This design demonstrates the connection between one CSI-2 Rx and a MIPI D-PHY in a Platform Designer subsystem.
  • MIPI CSI-2 RX+TX: This design demonstrates the connection between one CSI-2 RX, one CSI-2 TX, and a MIPI D-PHY in a Platform Designer subsystem.
Design Example Files
Synthesis On, Off Turn on this option to generate the necessary files for Quartus® Prime compilation. For this release, this parameter has to be enabled to generate MIPI CSI-2 RX-only Design Example files for Quartus® Prime compilation, since simulation is not yet supported.
Simulation On, Off Turn on this option to generate the necessary files for the MIPI CSI-2 RX+TX simulation testbench. For this release, this parameter is only enabled for generating MIPI CSI-2 RX+TX simulation testbench. MIPI CSI-2 RX-only Design Example simulation testbench is not supported.
Generated HDL Format
Generated File Format Verilog, VHDL Select your preferred HDL format for the generated design example fileset.
Note: This option only determines the format for the generated top level IP files. All other files such as example testbenches and top level files for hardware demonstration are in Verilog HDL format.
Target Development Kit
Select Board No Development Kit

Select the board for the targeted design example.

No Development Kit: This option excludes all hardware aspects for the design examples. The IP sets all pin assignments to virtual pins.

Target Device
Change Target Device Off Turn on this option and select the preferred device variant for the development kit.
Note: This option is only available when a Development Kit option is available in Select Board.