Visible to Intel only — GUID: dtj1640138430779
Ixiasoft
1. About the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP for Agilex™ 5 Devices
2. Getting Started
3. Functional Description
4. Parameter Settings for 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP
5. Interface Signals
6. Configuration Registers
7. 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs Archives
8. Document Revision History for the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
5.1. Clock Signals
5.2. Reset Signals
5.3. Serial Interface Signals
5.4. Avalon Memory-Mapped Interface Signals
5.5. XGMII Signals
5.6. GMII Signals
5.7. PHY Status Signals
5.8. Transceiver Mode and Operating Speed Signals
5.9. Transceiver Status and Reconfiguration Signals
5.10. GTS Reset Sequencer Signals
5.11. Dynamic Reconfiguration SRC Signals
Visible to Intel only — GUID: dtj1640138430779
Ixiasoft
1.2. Features
Feature | Description |
---|---|
Operating speeds | 10M, 100M, 1G, 2.5G, 5G, and 10G. |
MAC-side interface | 8-bit GMII for 10M/100M/1G/2.5G (MGBASE). |
16-bit GMII for 10M/100M/1G/2.5G (MGBASE). | |
32-bit XGMII for 10M/100M/1G/2.5G/5G/10G (USXGMII/NBASE). | |
64-bit XGMII for 10G (MGBASE). | |
Network-side interface | 1.25 Gbps for 1G (MGBASE) and 10M/100M/1G (SGMII). |
3.125 Gbps for 2.5G (MGBASE). | |
10.3125 Gbps for 10M/100M/1G/2.5G/5G/10G (USXGMII/NBASE) and 10G (MGBASE). | |
Avalon® memory-mapped interface | Provides access to the configuration registers of the PHY. |
PCS function | 1000BASE-X for 1GbE and 2.5GbE. |
SGMII (10M/100M/1G) for 1GbE/2.5GbE and 1GbE/2.5GbE/10GbE. | |
10GBASE-R for 10G (MGBASE). | |
USXGMII PCS for 10M/100M/1G/2.5G/5G/10G (USXGMII). | |
Auto-negotiation | Not supported. |
IEEE 1588v2 |
Note: For the 10M/100M/1G/2.5G/5G/10G (USXGMII) configuration, the provided latency is applicable only for 100M, 1G, 2.5G, 5G, and 10G modes.
|
Sync-E | Not supported. |
Line-side Protocol | Low Latency Ethernet 10G MAC Configurations | 1G/2.5G/5G/10G Multirate Ethernet PHY Configurations |
---|---|---|
MGBASE (via SGMII) | 10M/100M/1G/2.5G (MGBASE) without IEEE 1588 | 1G/2.5G (MGBASE) |
1G/2.5G (MGBASE) with IEEE 1588 | 1G/2.5G (MGBASE) | |
MGBASE (via XGMII) | 10M/100M/1G/2.5G/10G without IEEE 1588 | 1G/2.5G/10G (MGBASE) |
NBASE (via USXGMII) | 10M/100M/1G/2.5G/5G/10G (USXGMII) without IEEE 1588 | 10M/100M/1G/2.5G/5G/10G (NBASE) |
10M/100M/1G/2.5G/5G/10G (USXGMII) with IEEE 1588 | 10M/100M/1G/2.5G/5G/10G (NBASE) |