Nios® V Embedded Processor Design Handbook

ID 726952
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.1.1.1.2. Vectors Tab

Table 3.  Vectors Tab Parameters
Vectors Description
Reset Agent
  • The memory hosting the reset vector (the Nios® V processor reset address) where the reset code resides.
  • You can select any memory module connected to the Nios® V processor instruction master and supported by a Nios® V processor boot flow as the reset agent.
Reset Offset
  • Specifies the offset of the reset vector relative to the chosen reset agent's base address.
  • Platform Designer automatically provides a default value for the reset offset.
Note: Platform Designer provides an Absolute option, which allows you to specify an absolute address in Reset Offset. Use this option when the memory storing the reset vector is located outside the processor system and subsystems.