Nios® V Embedded Processor Design Handbook

ID 726952
Date 7/08/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.5.1.3. Bootloader via GSFI Example Design

Note: For Quartus® Prime Standard Edition software, refer to the topic Quartus® Prime Software Support to generate the example design.
You can download the Bootloader via GSFI example design from the Intel® FPGA Design Store. The example design is based on the I Arria® 10 SoC Development Kit. Using the provided scripts, the hardware and software design are generated, and programmed respectively as SRAM Object Files (.sof) and JTAG Indirect Configuration Files (.jic) into the device.

Follow the steps below to generate the Bootloader via GSFI example design:

  1. Go to Intel® FPGA Design Store.
  2. Search for Arria10 - Bootloader GSFI Design package.
  3. Click on the link at the title.
  4. Accept the Software License Agreement.
  5. Download the package according to the Quartus® Prime software version of your host machine.
  6. Double-click to run the top.par file.
  7. top_project folder is created by default after running the PAR file.
  8. Open the top_project and refer to the readme.txt for how-to guide.
Table 27.  Example Design File Description
File Description
hw/ Contains files necessary to run the hardware project.
ready_to_test/ Contains pre-built hardware and software binaries to run the design on the target hardware. For this package, the target hardware is Arria® 10 SoC development kit.
scripts/ Consists of scripts to build the design.
sw/ Contains software application files.
readme.txt Contains description and steps to apply the pre-bulit binaries or rebuild the binaries from scratch.

Figure 44. Bootloader via GSFI Example Design
Figure 45. JUART Terminal Output
  1. In the beginning, the window displays the following message:
  2. Reaching the end, the window displays the following message: