Visible to Intel only — GUID: fnh1637755228380
Ixiasoft
1. HDMI Intel® FPGA IP Design Example Quick Start Guide for Agilex™ 7 F-Tile Devices
2. HDMI 2.1 Design Example (Support FRL = 1, Enable Active Video Protocol = None)
3. HDMI 2.1 Design Example with AXI4-stream Interface Enabled (Support FRL =1, Enable Active Video Protocol = AXIS-VVP Full)
4. Document Revision History for the F-Tile HDMI Intel® FPGA IP Design Example User Guide
2.1. Design Features
2.2. Hardware and Software Requirements
2.3. HDMI 2.1 RX-TX Retransmit Design Block Diagram
2.4. Design Parameters
2.5. Design Components
2.6. Design Software Flow
2.7. Clocking Scheme
2.8. Interface Signals
2.9. Hardware Setup
2.10. Simulation Testbench
2.11. Debugging Features
3.7.1. HDMI 2.1 RX-TX Retransmit Design without Video Frame Buffer (Enable Active Video Protocol = AXIS-VVP Full, Video In and Out Use the Same Clock = ON)
3.7.2. HDMI 2.1 RX-TX Retransmit Design with Video Frame Buffer (Enable Active Video Protocol = AXIS-VVP Full, Video In and Out Use the Same = OFF)
3.7.3. Clock Details
Visible to Intel only — GUID: fnh1637755228380
Ixiasoft
2.5.2.1. RX PHY Adapter
HDMI RX core is configured to 40 bits in FRL mode while HDMI RX core is configured to 20 bits in TMDS model.
In FRL mode, HDMI RX core and RX PHY run at 40 bits width. In TMDS mode, HDMI RX core runs at 20 bits width. Since RX PHY is configured to 40 bits, rdreq to DCFIFO is toggled every rx_clkout2 clock cycle to achieve half rate data.
Figure 16. Block Diagram for the FRL and TMDS Modes