Visible to Intel only — GUID: yeo1615657593412
Ixiasoft
1. Quick Start Guide
2. Design Example: Single IP Core Instantiation
3. Design Example: Single IP Core Instantiation with Precision Time Protocol
4. Design Example: Single IP Core Instantiation with Auto-Negotiation and Link Training
5. Design Example: Multiple IP Core Instantiation
6. F-Tile Ethernet Intel® FPGA Hard IP Design Example User Guide Archives
7. Document Revision History for the F-Tile Ethernet Intel FPGA Hard IP Design Example User Guide
1.1. Generating the Design
1.2. Directory Structure
1.3. Generating Tile Files
1.4. Simulating the Design Example Testbench
1.5. Hardware and Software Requirements
1.6. Compiling and Configuring the Design Example in Hardware
1.7. Testing the F-Tile Ethernet Intel FPGA Hard IP Hardware Design Example
1.8. Register Maps
Visible to Intel only — GUID: yeo1615657593412
Ixiasoft
2.2.1. Variation: F-Tile Ethernet Intel FPGA Hard IP with FHT PMA
This section displays F-Tile Ethernet Intel FPGA Hard IP block diagram when you select FHT for PMA type in the IP Parameter Editor. In the FHT PMA variation, a separate clock feeds the FHT PMA reference clock block.
Figure 10. F-Tile Ethernet Intel FPGA Hard IP Simulation Design Example Block Diagram with FHT PMA
In this variation, the system PLL include additional FHT common PLL block.