Visible to Intel only — GUID: ajd1625666849970
Ixiasoft
1. Quick Start Guide
2. Design Example: Single IP Core Instantiation
3. Design Example: Single IP Core Instantiation with Precision Time Protocol
4. Design Example: Single IP Core Instantiation with Auto-Negotiation and Link Training
5. Design Example: Multiple IP Core Instantiation
6. F-Tile Ethernet Intel® FPGA Hard IP Design Example User Guide Archives
7. Document Revision History for the F-Tile Ethernet Intel FPGA Hard IP Design Example User Guide
1.1. Generating the Design
1.2. Directory Structure
1.3. Generating Tile Files
1.4. Simulating the Design Example Testbench
1.5. Hardware and Software Requirements
1.6. Compiling and Configuring the Design Example in Hardware
1.7. Testing the F-Tile Ethernet Intel FPGA Hard IP Hardware Design Example
1.8. Register Maps
Visible to Intel only — GUID: ajd1625666849970
Ixiasoft
4.4. QSF Assignments
For successful logic generation/compilation and simulation, you must specify colocate assignment to map F-Tile Auto-Negotiation and Link Training for Ethernet Intel® FPGA IP to F-Tile Ethernet Intel FPGA Hard IP in the .qsf file in your design.
Use the following command to specify colocate assignment:
set_instance_assignment -name IP_COLOCATE \
-from <ANLT IP hierarchical path> -to <Ethernet hierarchical path> <tile type>
Related Information