1.1. Multi Channel DMA Intel® FPGA IP for PCI Express* : IP Core [H-Tile: 24.2.0] [P-Tile: 8.2.0] [F-Tile: 9.2.0] [R-Tile: 5.2.0]
Quartus® Prime Version | IP Version | Description | Impact |
---|---|---|---|
24.3 | [H-Tile: 24.2.0] [P-Tile: 8.2.0] [F-Tile: 9.2.0] [R-Tile: 5.2.0] |
Added design example simulation support for the R-Tile PIO with MCDMA Bypass Mode with VCS* . | When this support is enabled, the R-Tile MCDMA IP exposes the PIPE interface. Added the VCS* simulation command in the User Guide. For additional details, refer to the Multi Channel DMA Intel® FPGA IP for PCI Express* Design Example User Guide. |
Fixed the issue with the Debug Toolkit enable for the P-Tile MCDMA 1x8 IP. | To take advantage of this fix, update your design to use the 24.3 version of Quartus® Prime. | ||
Fixed the simulation issues with QuestaSim* and Xcelium* on the F-Tile MCDMA IP. | The simulations no longer stop with fatal errors when run with these simulators. | ||
A patch was generated for the F-Tile MCDMA and P-Tile MCDMA IPs using the 10-bit tag for 1x4. | Contact a Field Applications Engineer to obtain the patch. |