Visible to Intel only — GUID: nhh1487184659890
Ixiasoft
1.1. System Specification
1.2. Device Selection
1.3. Early System and Board Planning
1.4. Pin Connection Considerations for Board Design
1.5. I/O and Clock Planning
1.6. Design Entry
1.7. Design Implementation, Analysis, Optimization, and Verification
1.8. Conclusion
1.9. Document Revision History
1.10. Design Checklist
1.11. Appendix: Arria® 10 Transceiver Design Guidelines
1.7.1. Selecting a Synthesis Tool
1.7.2. Device Resource Utilization Reports
1.7.3. Quartus Prime Messages
1.7.4. Timing Constraints and Analysis
1.7.5. Area and Timing Optimization
1.7.6. Preserving Performance and Reducing Compilation Time
1.7.7. Simulation
1.7.8. Formal Verification
1.7.9. Power Analysis
1.7.10. Power Optimization
Visible to Intel only — GUID: nhh1487184659890
Ixiasoft
1.2.1. Device Family Variant and High-Speed Transceivers
The Arria® 10 device family currently contains three variants optimized to meet different application requirements.
Device Variant | Transceiver Speed | Applications |
---|---|---|
GX | 12.5 Gbps | For short reach applications and driving 16.0 Gbps backplanes. |
GT | 17.4 Gbps | For driving 17.4 Gbps backplanes. |
25.8 Gbps | For chip-to-chip and chip-to-module applications, such as interfacing with CFP2 and CFP4 optical modules. | |
SX SoC | 12.5 Gbps | Integrates an ARM*-based HPS and FPGA for short reach applications and driving 16.0 Gbps backplanes. |
Related Information