R-Tile Avalon® Streaming Intel® FPGA IP for PCI Express* Design Example User Guide

ID 683544
Date 11/05/2024
Public
Document Table of Contents

4. Document Revision History for the R-Tile Avalon® Streaming Intel® FPGA IP for PCI Express* Design Example User Guide

Document Version Quartus® Prime Version IP Version Changes
2024.11.05 24.3 11.4.0
2024.10.07 24.3 11.4.0
2024.07.08 24.2 11.3.0
  • Added the Reset Release block to all block diagrams in Chapter 1.
  • Added notes to the Functional Description sections for the PIO and SR-IOV design examples stating that these design examples support payload sizes of up to 388 bytes only.
  • Updated some procedures in the BFM Procedures and Functions section to change the arguments of imm_regb_ad, imm_regb_adr, and length to regb_ad, regb_adr, and leng, respectively.
  • Added the new section Generating the Design Example with R-Tile Configured in PIPE Mode. Added a Note mentioning that PIPE mode simulation is supported for the VCS and VCSMX simulators only in the current release.
  • Updated the VCS Simulator section to add the command to run VCS simulations when R-Tile is configured in PIPE Direct mode.
2024.04.12 24.1 11.2.0
  • Added the Performance design example for TL Bypass mode to Table 1 in About the R-Tile Avalon® Streaming Intel® FPGA IP for PCI Express.
  • Added section Functional Description for the Performance Design Example for TL Bypass Mode to Chapter 1 About the R-Tile Avalon® Streaming Intel® FPGA IP for PCI Express.
  • Added section Generating the TL Bypass Performance Design Example to section Generating the Design Example.
2023.12.04 23.4 11.1.0
  • Updated the description and block diagrams in the Functional Description for the Programmed Input/Output (PIO) Design Example section.
  • Updated the description in the Functional Description for the Single Root I/O Virtualization (SR-IOV) Design Example section.
2023.10.19 23.3 11.0.0 Updated the screenshots showing the results of running the Maximum Performance Test in the Running the Performance Design Example section.
2023.10.02 23.3 11.0.0 Added steps to run the Performance design example 2x8 to the Running the Performance Design Example section.
2023.06.26 23.2 10.0.0

Changed the Quartus® Prime version number and IP version number.

2023.04.03 23.1 9.0.0
  • Updated product family name to " Agilex™ 7"
  • Added a new section Functional Description for the Performance Design Example
  • Added a new section Running the Performance Design Example
2022.12.19 22.4 8.0.0 Updated the ACDS version number and the IP version number.
2022.09.26 22.3 7.0.0
  • Added the section Functional Description for the Single Root I/O Virtualization (SR-IOV) Design Example.
  • Added steps to generate the SR-IOV design example to the section Generating the Design Example.
  • Added the section SR-IOV Design Example Testbench.
  • Added the section Running the SR-IOV Design Example.
2022.06.20 22.2 6.0.0 Added a section on how to simulate the design example using the Xcelium* simulator.
2022.03.28 22.1 5.0.0
  • Added a summary table of all the configurations supported by this design example to the Design Example Description section.
  • Added the Hardware and Software Requirements section.
  • Updated the Simulating the Design Example section to include clearer instructions on how to simulate the design example using various simulators.
2021.12.13 21.4 4.0.0 Added support for the Gen4 x16, Gen3 x16, Gen4 2x8 and Gen3 2x8 design examples.
2021.10.04 21.3 3.0.0 Added instructions on how to simulate the design example using the VCS* MX simulator to the section Simulating the Design Example.
2021.07.12 21.2 2.0.0 Initial release.