Visible to Intel only — GUID: sam1412835920614
Ixiasoft
Visible to Intel only — GUID: sam1412835920614
Ixiasoft
4.3.4. Timing Closure Guidelines
To meet the hold time, add delay to the input data path using the input delay chain. In general, the input delay chain is around 30 ps per step at the –1 speed grade. To get an approximate input delay chain setting to pass the timing, divide the negative hold slack by 60 ps.
However, if the I/O PLL drives the clocks of the GPIO input registers (simple register or DDIO mode), you can set the compensation mode to source synchronous mode. The Fitter will attempt to configure the I/O PLL for a better setup and hold slack for the input I/O timing analysis.
For the GPIO output and output enable registers, you can add delay to the output data and clock using the output and output enable delay chains.
- If you observe setup time violation, you can increase the output clock delay chain setting.
- If you observe hold time violation, you can increase the output data delay chain setting.