AN 805: Hierarchical Partial Reconfiguration of a Design on Intel® Arria® 10 SoC Development Board

ID 683409
Date 11/06/2017
Public

Reference Design Requirements

This reference design requires the following:
  • Intel® Quartus® Prime Pro Edition software version 17.1 for the design implementation.
  • Intel® Arria® 10 SoC development kit for the FPGA implementation.