Visible to Intel only — GUID: bhc1411112826649
Ixiasoft
1. Serial Lite III Streaming Intel® FPGA IP Quick Reference
2. About the Serial Lite III Streaming Intel® FPGA IP
3. Getting Started
4. Serial Lite III Streaming IP Core Design Examples
5. Serial Lite III Streaming Intel® FPGA IP Functional Description
6. Serial Lite III Streaming Intel® FPGA IP Clocking Guidelines
7. Serial Lite III Streaming Intel® FPGA IP Configuration and Status Registers
8. Serial Lite III Streaming Intel® FPGA IP Debugging Guidelines
9. Serial Lite III Streaming Intel® FPGA IP User Guide Archives
10. Document Revision History for the Serial Lite III Streaming Intel® FPGA IP User Guide
3.1. Installing and Licensing Intel® FPGA IP Cores
3.2. Intel® FPGA IP Evaluation Mode
3.3. Specifying IP Core Parameters and Options
3.4. Serial Lite III Streaming Intel® FPGA IP Parameters
3.5. Transceiver Reconfiguration Controller for Stratix® V and Arria® V GZ Designs
3.6. IP Generation Output ( Quartus® Prime Pro Edition)
3.7. IP Core Generation Output ( Quartus® Prime Standard Edition)
3.8. Simulating
5.1. IP Architecture
5.2. Transmission Overheads and Lane Rate Calculations
5.3. Reset
5.4. Link-Up Sequence
5.5. Error Detection, Reporting, and Recovering Mechanism
5.6. CRC-32 Error Injection
5.7. FIFO ECC Protection
5.8. User Data Interface Waveforms
5.9. Signals
5.10. Accessing Configuration and Status Registers
5.1.1. Serial Lite III Streaming Source Core
5.1.2. Serial Lite III Streaming Sink Core
5.1.3. Serial Lite III Streaming IP Core Duplex Core
5.1.4. Interlaken PHY IP Duplex Core or Native PHY IP Duplex Core - Interlaken Mode or PCS Gearbox Mode
5.1.5. Stratix® 10, Arria® 10, Cyclone® 10 GX, Stratix® V, and Arria® V GZ Variations
Visible to Intel only — GUID: bhc1411112826649
Ixiasoft
3.5. Transceiver Reconfiguration Controller for Stratix® V and Arria® V GZ Designs
If your design targets Stratix® V or Arria® V GZ devices, the transceiver reconfiguration controller is not included in the generated IP. To create a complete system, refer to the design example block diagram on how to connect the transceiver reconfiguration controller.
Note: If your design targets Arria® 10, Cyclone® 10 GX and Stratix® 10 devices, the transceiver reconfiguration functionality is embedded inside the transceivers. The phy_mgmt bus interface connects directly to the Avalon® memory-mapped dynamic reconfiguration interface of the embedded Arria® 10, Cyclone® 10 GX and Stratix® 10 Native PHY IP. This interface is provided at the top level. For Quartus compilation design, create clock constraints for the phy_mgmt_clk and reconfig_to_xcvr[0] (for Stratix® V and Arria® V GZ) signals to avoid unconstrained clock warnings.
Related Information