Visible to Intel only — GUID: bhc1411112788804
Ixiasoft
1. Serial Lite III Streaming Intel® FPGA IP Quick Reference
2. About the Serial Lite III Streaming Intel® FPGA IP
3. Getting Started
4. Serial Lite III Streaming IP Core Design Examples
5. Serial Lite III Streaming Intel® FPGA IP Functional Description
6. Serial Lite III Streaming Intel® FPGA IP Clocking Guidelines
7. Serial Lite III Streaming Intel® FPGA IP Configuration and Status Registers
8. Serial Lite III Streaming Intel® FPGA IP Debugging Guidelines
9. Serial Lite III Streaming Intel® FPGA IP User Guide Archives
10. Document Revision History for the Serial Lite III Streaming Intel® FPGA IP User Guide
3.1. Installing and Licensing Intel® FPGA IP Cores
3.2. Intel® FPGA IP Evaluation Mode
3.3. Specifying IP Core Parameters and Options
3.4. Serial Lite III Streaming Intel® FPGA IP Parameters
3.5. Transceiver Reconfiguration Controller for Stratix® V and Arria® V GZ Designs
3.6. IP Generation Output ( Quartus® Prime Pro Edition)
3.7. IP Core Generation Output ( Quartus® Prime Standard Edition)
3.8. Simulating
5.1. IP Architecture
5.2. Transmission Overheads and Lane Rate Calculations
5.3. Reset
5.4. Link-Up Sequence
5.5. Error Detection, Reporting, and Recovering Mechanism
5.6. CRC-32 Error Injection
5.7. FIFO ECC Protection
5.8. User Data Interface Waveforms
5.9. Signals
5.10. Accessing Configuration and Status Registers
5.1.1. Serial Lite III Streaming Source Core
5.1.2. Serial Lite III Streaming Sink Core
5.1.3. Serial Lite III Streaming IP Core Duplex Core
5.1.4. Interlaken PHY IP Duplex Core or Native PHY IP Duplex Core - Interlaken Mode or PCS Gearbox Mode
5.1.5. Stratix® 10, Arria® 10, Cyclone® 10 GX, Stratix® V, and Arria® V GZ Variations
Visible to Intel only — GUID: bhc1411112788804
Ixiasoft
2.1. Serial Lite III Streaming Intel® FPGA IP Protocol
The Serial Lite III Streaming Intel® FPGA IP implements a protocol that supports high bandwidth data streaming over a unidirectional or bidirectional, high-speed serial link.
The Serial Lite III Streaming Intel® FPGA IP has the following protocol features:
- Simplex source only, simplex sink only, and duplex (transmitter and receiver) operations
- Support for single or multiple lanes
- 64B/67B physical layer encoding
- Payload and idle scrambling
- Error detection:
- Source burst gap mismatch error
- Error Correction Code (ECC) with 1 bit correction and 2 or more bits detection
- Sink and source adaptation First In First Out (FIFO) overflow error
- Sink Cyclic Redundancy Check (CRC) errors
- Sink Physical Coding Sublayer (PCS) synchronization, metaframe, or CRC errors
- Low protocol overhead
- Low point-to-point transfer latency
- Reduces soft logic resource utilization using hardened Transceiver Native PHY Arria® 10 and Cyclone® 10 GX FPGA IP and L-Tile/H-Tile/E-Tile Transceiver Stratix® 10 FPGA IP or Interlaken PHY v18.1 IP ( Stratix® V and Arria® V GZ devices)