Serial Lite III Streaming Intel® FPGA IP User Guide

ID 683330
Date 5/23/2024
Public
Document Table of Contents

2.3. Performance and Resource Utilization

Serial Lite III Streaming Intel® FPGA IP in Stratix® 10 devices support the following transceiver tiles for each device speed grade and data rate:
Table 2.   Serial Lite III Streaming IP Transceiver Tiles Support in Stratix® 10 Devices
Data Rate Core Speed Grade Maximum Supported Lanes
L-Tile Transceiver H-Tile Transceiver E-Tile Transceiver
17.4 Gbps 1 24 24 24
2 22 24 24
3 18 20 24
25.0 Gbps 1 6 8 12
2 4 6 8
28.0 Gbps 1 N/A 4 4
2 N/A 2 1
Table 3.   Serial Lite III Streaming IP Performance and Resource Utilization with L-Tile Transceiver in Stratix® 10 DevicesThese typical resources and expected performance for different Serial Lite III Streaming IP variants are obtained using the Quartus® Prime Pro Edition software targeting the Stratix® 10 1SG280LU3F50E1VG device for 17.4 Gbps data rate and 1SG280LU2F50E1VG device for 25 Gbps data rate. The resource utilization numbers are the same for ECC enabled and disabled.
Direction Clocking Mode Data Lanes Per-Lane Data Rate (Mbps) ALMs Primary Secondary M20K
Source Standard 24 17400 11675 13622 776 49
Standard 6 25000 3160 3644 215 13
Advance 24 17400 11691 13571 919 49
Advance 6 25000 3139 3687 181 13
Sink Standard 24 17400 5181 7532 2065 49
Standard 6 25000 1463 2009 513 13
Advance 24 17400 4485 6994 2359 0
Advance 6 25000 1245 1792 629 0
Duplex Standard 24 17400 15793 19074 2913 98
Standard 6 25000 4299 5123 698 26
Advance 24 17400 14984 18880 2976 49
Advance 6 25000 4025 4980 812 13
Table 4.   Serial Lite III Streaming IP Performance and Resource Utilization with H-Tile Transceiver in Stratix® 10 DevicesThese typical resources and expected performance for different Serial Lite III Streaming IP variants are obtained using the Quartus® Prime Pro Edition software targeting the Stratix® 10 1SG280HU3F50E1VG device for 17.4 Gbps data rate, 1SG280HU2F50E1VG device for 25 Gbps data rate, and 1SG280HU1F50E1VG device for 28 Gbps data rate. The resource utilization numbers are the same for ECC enabled and disabled.
Direction Clocking Mode Data Lanes Per-Lane Data Rate (Mbps) ALMs Primary Secondary M20K
Source Standard 24 17400 11708 13604 851 49
Standard 8 25000 5013 5048 296 17
Standard 4 28000 2652 2803 193 9
Advance 24 17400 11638 13636 817 49
Advance 8 25000 4919 5195 324 17
Advance 4 28000 2649 2830 176 9
Sink Standard 24 17400 5175 7732 1907 49
Standard 8 25000 2685 3063 666 17
Standard 4 28000 1367 1659 263 9
Advance 24 17400 4524 7045 2295 0
Advance 8 25000 2530 3009 761 0
Advance 4 28000 1371 1599 397 0
Duplex Standard 24 17400 15790 19353 2814 98
Standard 8 25000 6239 7332 949 34
Standard 4 28000 3391 3916 526 18
Advance 24 17400 15012 18941 3078 49
Advance 8 25000 6208 7174 987 17
Advance 4 28000 3312 3824 533 9
Table 5.   Serial Lite III Streaming IP Performance and Resource Utilization with E-Tile Transceiver in Stratix® 10 DevicesThese typical resources and expected performance for different Serial Lite III Streaming IP variants are obtained using the Quartus® Prime Pro Edition software targeting the Stratix® 10 1ST280EY3F55E1VG device for 17.4 Gbps data rate, 1ST280EY2F55E1VG device for 25 Gbps data rate, and 1ST280EY1F55E1VG device for 28 Gbps data rate. The resource utilization numbers are the same for ECC enabled and disabled.
Direction Clocking Mode Data Lanes Per-Lane Data Rate (Mbps) ALMs Primary Secondary M20K
Duplex Standard 24 17400 48277 59072 10903 194
Standard 12 25000 24026 28845 5717 73
Standard 4 28000 8596 9825 1904 34
Advance 24 17400 47516 58816 11321 145
Advance 12 25000 24460 28608 5265 98
Advance 4 28000 8377 9559 1823 25
Table 6.   Serial Lite III Streaming IP Performance and Resource Utilization for Arria® 10 DevicesThese typical resources and expected performance for different Serial Lite III Streaming IP variants are obtained using the Quartus® Prime Pro Edition software targeting the Arria® 10 (10AX115S1F45I1SGES) FPGA devices.
Direction Clocking Mode Maximum Supported Data Lanes Per-Lane Data Rate (Mbps) ECC ALMs Primary Secondary M20K
Source Standard 24 17400 2 Disabled 2613 5049 780 39
Standard 24 17400 2 Enabled 5961 9680 525 72
Advanced 24 17400 2 Disabled 3009 5240 570 39
Advanced 24 17400 2 Enabled 6065 9659 552 72
Sink Standard 24 17400 2 Disabled 3974 7550 1750 49
Standard 24 17400 2 Enabled 4065 7570 1632 50
Advanced 24 17400 2 Disabled 3297 5815 1580 0
Advanced 24 17400 2 Enabled 3275 5524 1870 0
Duplex Standard 24 17400 2 Disabled 6152 12511 2000 88
Standard 24 17400 2 Enabled 9313 16606 2193 122
Advanced 24 17400 2 Disabled 5833 10462 2146 39
Advanced 24 17400 2 Enabled 8868 14853 2112 72
Table 7.   Serial Lite III Streaming IP Performance and Resource Utilization for Cyclone® 10 GX DevicesThese typical resources and expected performance for different Serial Lite III Streaming IP variants are obtained using the Quartus® Prime Pro Edition software targeting the Cyclone® 10 GX (10CX085YF672E5G) FPGA devices.
Direction Clocking Mode Maximum Supported Data Lanes Per-Lane Data Rate (Mbps) ECC ALMs Dedicated Logic Register M20K ALUTs
Source Standard 6 12500 Disabled 417 1568 10 552
Standard 6 12500 Enabled 1250 2619 18 1870
Advanced 6 12500 Disabled 621 1553 10 545
Advanced 6 12500 Enabled 1309 2598 18 1857
Sink Standard 6 12500 Disabled 550 2380 13 884
Standard 6 12500 Enabled 485 2353 13 848
Advanced 6 12500 Disabled 554 1874 0 350
Advanced 6 12500 Enabled 538 1894 0 355
Duplex Standard 6 12500 Disabled 904 3821 23 1316.
Standard 6 12500 Enabled 1666 4837 31 2587
Advanced 6 12500 Disabled 1067 3291 10 766
Advanced 6 12500 Enabled 1747 4353 18 2075
Table 8.   Serial Lite III Streaming IP Performance and Resource Utilization for Stratix® V and Arria® V DevicesThese typical resources and expected performance for different Serial Lite III Streaming IP variants are obtained using the Quartus® Prime Standard Edition software targeting the Stratix® V GX (5SGXMA7H2F35C2) and the Arria® V GZ (5AGZME7K2F40I3L) FPGA devices.
Direction Clocking Mode Maximum Supported Data Lanes Per-Lane Data Rate (Mbps) ECC ALMs Primary Secondary M20K
Source Standard 24 10312.50 Disabled 5684 6114 46 39
Standard 24 10312.50 Enabled 11122 13422 271 72
Advanced 24 10312.50 Disabled 5680 6104 43 39
Advanced 24 10312.50 Enabled 11015 13418 239 72
Sink Standard 24 10312.50 Disabled 5499 9601 93 49
Standard 24 10312.50 Enabled 5517 9510 91 50
Advanced 24 10312.50 Disabled 4356 7757 43 0
Advanced 24 10312.50 Enabled 4356 7757 43 0
Duplex Standard 24 10312.50 Disabled 8742 15024 165 88
Standard 24 10312.50 Enabled 14045 22279 337 122
Advanced 24 10312.50 Disabled 7550 13211 74 39
Advanced 24 10312.50 Enabled 12606 20534 293 72
2 Available only with transceiver speed grade 1.