Visible to Intel only — GUID: bhc1411112935760
Ixiasoft
1. Serial Lite III Streaming Intel® FPGA IP Quick Reference
2. About the Serial Lite III Streaming Intel® FPGA IP
3. Getting Started
4. Serial Lite III Streaming IP Core Design Examples
5. Serial Lite III Streaming Intel® FPGA IP Functional Description
6. Serial Lite III Streaming Intel® FPGA IP Clocking Guidelines
7. Serial Lite III Streaming Intel® FPGA IP Configuration and Status Registers
8. Serial Lite III Streaming Intel® FPGA IP Debugging Guidelines
9. Serial Lite III Streaming Intel® FPGA IP User Guide Archives
10. Document Revision History for the Serial Lite III Streaming Intel® FPGA IP User Guide
3.1. Installing and Licensing Intel® FPGA IP Cores
3.2. Intel® FPGA IP Evaluation Mode
3.3. Specifying IP Core Parameters and Options
3.4. Serial Lite III Streaming Intel® FPGA IP Parameters
3.5. Transceiver Reconfiguration Controller for Stratix® V and Arria® V GZ Designs
3.6. IP Generation Output ( Quartus® Prime Pro Edition)
3.7. IP Core Generation Output ( Quartus® Prime Standard Edition)
3.8. Simulating
5.1. IP Architecture
5.2. Transmission Overheads and Lane Rate Calculations
5.3. Reset
5.4. Link-Up Sequence
5.5. Error Detection, Reporting, and Recovering Mechanism
5.6. CRC-32 Error Injection
5.7. FIFO ECC Protection
5.8. User Data Interface Waveforms
5.9. Signals
5.10. Accessing Configuration and Status Registers
5.1.1. Serial Lite III Streaming Source Core
5.1.2. Serial Lite III Streaming Sink Core
5.1.3. Serial Lite III Streaming IP Core Duplex Core
5.1.4. Interlaken PHY IP Duplex Core or Native PHY IP Duplex Core - Interlaken Mode or PCS Gearbox Mode
5.1.5. Stratix® 10, Arria® 10, Cyclone® 10 GX, Stratix® V, and Arria® V GZ Variations
Visible to Intel only — GUID: bhc1411112935760
Ixiasoft
5.4. Link-Up Sequence
Link-up Sequence for Stratix® 10 L-tile/H-tile Transceivers, Arria® 10, Cyclone® 10 GX, Stratix® V, and Arria® V Devices
For source core:
- The phy_mgmt_clk_reset signal de-asserts to indicate the Serial Lite III Streaming and Interlaken PHY IP or Native PHY IP cores are out of reset.
- Next, the tx_pll_locked signal asserts to indicate that all external transceiver PLLs are locked.
- The link_up_tx asserts to indicate that the Serial Lite III Streaming IP is ready to transmit data once the tx_ready signal from the Native PHY IP core for all lanes are asserted. During this time, the user_clock_reset_tx should be low.
For sink core:
- The phy_mgmt_clk_reset signal de-asserts to indicate the Serial Lite III Streaming and Interlaken PHY IP or Native PHY IP cores are out of reset.
- Next, the rx_ready signal from the Interlaken PHY IP or Native PHY IP cores, for all lanes asserts to indicate reset has complete for all RX lanes in the transceiver.
- Then, the link_up_rx signal is asserted to indicate that the Serial Lite III Streaming is ready to receive data from user interface. During this time, the user_clock_reset_rx should be low.
The sequence is illustrated in the following diagram.
Figure 10. Serial Lite III Streaming IP Link Up Sequence
Link-up Sequence for Stratix® 10 E-tile Transceiver Devices
For source core:
- The phy_mgmt_clk_reset signal de-asserts to indicate the Serial Lite III Streaming and Native PHY IP core are out of reset.
- The link_up_tx asserts to indicate that the Serial Lite III Streaming IP is ready to transmit data once the tx_ready signal from the Native PHY IP core for all lanes are asserted. During this time, the user_clock_reset_tx should be low.
For sink core:
- The phy_mgmt_clk_reset signal de-asserts to indicate the Serial Lite III Streaming and Native PHY IP core are out of reset.
- Next, the rx_ready signal from the Interlaken PHY IP or Native PHY IP cores, for all lanes asserts to indicate reset has complete for all RX lanes in the transceiver.
- Then, the link_up_rx signal is asserted to indicate that the Serial Lite III Streaming is ready to receive data from user interface. During this time, the user_clock_reset_rx should be low.
The sequence is illustrated in the following diagram.