Visible to Intel only — GUID: ndv1721741251667
Ixiasoft
1.1. Hardware and Software Requirements
1.2. Generating the Design Example
1.3. Directory Structure
1.4. Simulating the Design Example
1.5. Compiling the Compilation-Only Project
1.6. Compiling and Configuring the Design Example in Hardware
1.7. Testing the Hardware Design Example
1.8. Transceiver Toolkit
Visible to Intel only — GUID: ndv1721741251667
Ixiasoft
1.2.1. Analog Parameters Tab
Describes the F-Tile CPRI PHY IP Analog Parameters tab
Figure 3. Analog Parameters Tab
When the CPRI rate is 6.1440G and below, you see three extra analog parameters to configure:
- RXEQ VGA Gain
- RXEQ High Frequency Boost
- RXEQ DFE Data Tap1
Figure 4. For CPRI Rates 6.1440G and Below
Figure 5. For CPRI Rates 9.8304G and Above
Parameter | Value |
---|---|
FGT TXEQ Post Tap 1, 1.0 step size | 0 |
FGT TXEQ Main Tap 1.0 step size | 35 |
FGT TXEQ Pre Tap 1, 1.0 step size | 5 |
FGT TXEQ Pre Tap 2, 1.0 step size | 0 |
FGT RX Onchip Termination | RX_ONCHIP_TERMINATION_R_2 (100 ohms) |
Enable FGT RX AC Couple | ENABLE |
Enable FGT VSR mode |
|
RXEQ VGA Gain | 0 (Required only when CPRI rate is 6.1440Gbps and below) |
RXEQ High Frequency Boost | 0 (Required only when CPRI rate is 6.1440Gbps and below) |
RXEQ DFE Data Tap1 | 0 (Required only when CPRI rate is 6.1440Gbps and below) |
In the Example Design tab, if you select Target Development Kit to be Intel Agilex 7 FPGA I-Series Transceiver-SoC Development Kit, and you configure analog parameters other than the default and recommended values, warnings appear that recommend you set to the default values.
Figure 6. Target Development Kit in the Example Design Tab