Visible to Intel only — GUID: mwh1414613513009
Ixiasoft
Visible to Intel only — GUID: mwh1414613513009
Ixiasoft
2.2.4.4. Correlating Constraints to the Timing Report
The following figures show the results of running Report Timing on a particular path. You can view the incremental delays on the Data Path and Waveform tabs after running Report Timing. The Waveform tab allows you to visually reference the Data Path data, as well as the original .sdc constraints. You can use the Waveform tab to easily see how and where the constraints apply.
create_clock -name clocktwo -period 10.000 [get_ports {clk2}]
set_multicycle_path -from clocktwo -to clocktwo -setup -end 2 set_multicycle_path -from clocktwo -to clocktwo -hold -end 1
Adding the following set_max_delay constraints explicitly overrides the setup relationship:
set_max_delay -from [get_registers {regA}] -to \ [get_registers {regB}] 15
Note that the only thing changing for these different constraints are the launch edge time and latch edge times for setup and hold analysis. Every other line item comes from delays inside the FPGA and are static for a given fit. View these reports to analyze how your constraints affect the timing reports.
For I/O, you must add set_input_delay and set_output_delay constraints, as the following example shows. These constraints describe delays on signals from outside of the FPGA design that connect to the design's I/O ports.
create_clock -period 10 [get_ports clk] # Clock used by the transfer, clock relationship is 10ns # Setup constraints set_output_delay -clock clk -max 1.2 [get_ports out] # Subtracted from Data Required Path as oExt set_max_delay -from [get_registers B] 12 # Sets latch edge time # Hold constraints set_output_delay -clock clk -min 2.3 [get_ports out] # Subtracted from Data Required Path as oExt set_min_delay -from [get_registers B] 8 # Sets latch edge time
The values of these constraints are the delays of the external signals between an external register and a port on the design. The -clock argument to the set_input_delay and set_output_delay specifies the clock domain that the external signal belongs to, or rather, the clock domain of the external register connected to the I/O port. The -min and -max options specify the worst-case or best-case delay; not specifying either option causes the worst- and best-case delays to be equal. I/O delays display as iExt or oExt in the Type column, as the following example reports shows.
A clock relationship, which is the difference between the launching and latching clock edge of a transfer, is determined by the clock waveform, multicycle constraints, and minimum and maximum delay constraints. The Timing Analyzer also adds the value of set_output_delay as an oExt value. For outputs, this value is part of the Data Required Path, since this is the external part of the analysis. The setup report subtracts the -max value, making the setup relationship harder to meet, since the Data Arrival Path delay must be shorter than the Data Required Path delay. The Timing Analyzer also subtracts the -min value. This subtraction is why a negative number causes more restrictive hold timing. The Data Arrival Path delay must be longer than the Data Required Path delay.