Stratix® 10 Hard Processor System Technical Reference Manual

ID 683222
Date 8/15/2024
Public
Document Table of Contents

2.2.9.4. Timers

The HPS provides four 32-bit general-purpose timers connected to the level 4 (L4) peripheral bus. The four system timers are based on the Synopsys* DesignWare* Advanced Peripheral Bus ( APB* ) Timer peripheral and offer the following features:
  • Free-running timer mode
  • Supports a time-out period of up to 43 seconds when the timer clock frequency is 100 MHz
  • Interrupt generation