Stratix® 10 Hard Processor System Technical Reference Manual

ID 683222
Date 8/15/2024
Public
Document Table of Contents

7.3.1.2. FPGA-to-HPS CCU (ACE-lite*)

  • For all coherent and non-coherent operations, AxDOMAIN[1:0] must be ‘b01 (Inner Shareable).
  • For all burst transactions, AxBURST must be either ‘b01 (INCR) or ‘b10 (WRAP).