Stratix® 10 Hard Processor System Technical Reference Manual

ID 683222
Date 8/15/2024
Public
Document Table of Contents

6.2.3. Stratix 10 HPS System Interconnect Master Properties

The system interconnect connects to slave interfaces through the main L3 interconnect and SDRAM L3 interconnect.

Table 61.  System Interconnect Master Interfaces
Master Interface Width Clock Security SCR7 Access Privilege Issuance (Read/Write/Total)
AXI-AP 32 l4_mp_clk TBD TBD TBD 1/1/1
CCU_IOS 64 l3_main_free_clk TBD TBD TBD 32/32
DMA_TBU 64 l4_main_clk TBD TBD TBD 8/8/8
EMACx 32 l4_mp_clk TBD TBD TBD 16/16/32
EMAC_TBU 64 l3_main_free_clk TBD TBD TBD 32/32/64
ETR 32 cs_at_clk TBD TBD TBD 32/1/32
NAND 32 l4_mp_clk TBD TBD TBD 8/1/9
SD/MMC 32 l4_mp_clk TBD TBD TBD 2/2/4
USB 32 l4_mp_clk TBD TBD TBD 2/2/4
IO_TBU 64 l3_main_free_clk TBD TBD TBD 8/2/10
SDM_TBU 64 l3_main_free_clk TBD TBD TBD 1/1/1
7 Security control register (SCR)